

UP013804-0416

## **Product Update**

# Errata for Z8 Encore! XP<sup>®</sup> F6482 Series Devices

## F6482 Series MCU for All Date Codes

The errata listed in Table 1 are found in all F6482 Series devices regardless of package date code. When reviewing the following errata, Zilog recommends that you download the most recent version of the <u>Z8</u> Encore! XP F6482 Series Product Specification (PS0294) from the Zilog website.

Table 1. Errata to F6482 Series Devices

| No. | Summary                                              | Detailed Description                                                                                                                                                                                                                                                                 |  |
|-----|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | Information page erase attempt                       | A user code attempt to erase the locked Zilog Flash information page results in erase of main memory Page 0.                                                                                                                                                                         |  |
|     | affects main memory                                  | Suggested Workarounds:                                                                                                                                                                                                                                                               |  |
|     |                                                      | <ol> <li>Ensure INFO_EN=0 in the Flash Page Select Register prior to erasing a<br/>Flash page.</li> </ol>                                                                                                                                                                            |  |
|     |                                                      | <ol> <li>Block protect main memory Page 0. To block protect Page 0, in the Flash<br/>Block Protection Register configure FBP_EN=1 and FBPS=01h. FBPS<br/>identifies the page number of the first page that is not protected. All pages<br/>below this page are protected.</li> </ol> |  |
| 2   | SPI0 slave always<br>drives MISO0 on                 | If SPI0 is enabled as a slave for PC1/ANA5/C0INN/MISO0, the only alternate function available is MISO0.                                                                                                                                                                              |  |
|     | PC1                                                  | Suggested Workarounds:                                                                                                                                                                                                                                                               |  |
|     |                                                      | 1. If available, use SPI1 instead of SPI0 when PC1/ANA5/C0INN/MISO0 is required for another function.                                                                                                                                                                                |  |
|     |                                                      | 2. Use Comparator 1 if an external comparator negative input is required.                                                                                                                                                                                                            |  |
| 3   | MOSI0 (PA4) and<br>SCK0 (PA5) are<br>open drain only | MOSI0 on PA4 and SCK0 on PA5 are open drain for an SPI0 master, regardless of the WOR setting in the ESPI0 Control Register. In addition, for SCK0 on PA5 to function properly for a SPI0 slave, it is necessary to set CLKPOL=1 in the ESPI0 Control Register.                      |  |
|     |                                                      | Suggested Workarounds:                                                                                                                                                                                                                                                               |  |
|     |                                                      | Use internal or external pull-ups.                                                                                                                                                                                                                                                   |  |
|     |                                                      | 2. Use PC4 and PC5 as MISO0 and SCK0 instead of PA4 and PA5.                                                                                                                                                                                                                         |  |
|     |                                                      | 3. If available, use SPI1 instead of SPI0.                                                                                                                                                                                                                                           |  |
| 4   | ANA3 not available when SPI0 Master is enabled       | ANA3 is not available when SPI0 is enabled as a master. In this case, PC2/ANA3/SS0– can be used as PC2 or SS0–. It is common to use SS0– as an output when SPI0 is a master.                                                                                                         |  |
|     |                                                      | Suggested Workaround:                                                                                                                                                                                                                                                                |  |
|     |                                                      | If available, use SP1 instead of SPI0.                                                                                                                                                                                                                                               |  |
|     | •                                                    |                                                                                                                                                                                                                                                                                      |  |



Table 1. Errata to F6482 Series Devices (Continued)

| No. | Summary                                                                   | Detailed Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | External reset can occur upon Stop Mode Recovery                          | Upon Stop Mode Recovery, the Z8F6482 drives then releases the PD0/RESET pin if the pin is configured as RESET, If this pin does not return to a high level within 2 System Clocks after it is released, an external reset can be detected resulting in a System Reset.                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |                                                                           | <ol> <li>Suggested Workarounds:</li> <li>If an external reset function is not needed, configure the PD0/RESET pin to be PD0 via the Port D GPIO Alternate Function registers.</li> <li>Use a low value external pull-up resistor on the PD0/RESET pin. such that the RC time constant is less than two System Clock periods.</li> <li>Prior to entering StopMode, configure System Clock to be a low frequency such as 1 MHz. For example, by increasing the System Clock divider (CLKCTL Regisgter) or by loading a previously stored low frequency DCO control word and select the DCO as System Clock. After Stop Mode Recovery, select the desired System Clock source and frequency.</li> </ol> |
| 6   | ADC and DAC linearity may degrade at low levels of internal AVDD as VREF+ | Suggested Workarduras.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7   | Temperature Sensor Output Error can exceed specification                  | ouggootou montanouna.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

UP013804-0416 Page 2 of 5



## F6482 Series MCU for Date Codes 1447 and Older

The errata listed in Table 2 are found in the F6482 Series devices with date codes prior to and including date code 1447. When reviewing the following errata, Zilog recommends that you download the most recent version of the Z8 Encore! XP F6482 Series Product Specification (PS0294) from the Zilog website.

Table 2. Errata to F6482 Series Devices

| No. | Summary                                                                                        | Detailed Description                                                                                                                                                                                                                                                                                                                                                         |
|-----|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IPO does not meet tolerance targets                                                            | The 2% IPO tolerance target is exceeded. Current tolerance is ~3.5%.  Suggested Workaround:  If a higher accuracy clock is required, use an external clock source instead of the IPO.                                                                                                                                                                                        |
| 2   | ADC linearity can<br>exceed specifica-<br>tion at higher ADC<br>clock rates                    | ADC INL and DNL increase with increasing ADC clock frequency at an ADC clock frequency of 1.5MHz. The INL and DNL specifications can be exceeded at an ADC clock frequencies of approximately 2MHz and higher.  Suggested Workaround: Use an ADC clock frequency of less than 2MHz.                                                                                          |
| 3   | ADC linearity can exceed specification when V <sub>REF</sub> and V <sub>IN</sub> are close to  | ADC INL and DNL performance degrades at higher ADC input levels ( $V_{IN}$ ) when using when $V_{REF}+ \ge 15/16 * AV_{DD}$ and the following input modes:  1. Single-Ended Input Mode (INMODE=00).  2. Differential Input Mode (INMODE=01).                                                                                                                                 |
|     | AV <sub>DD</sub>                                                                               | <ol> <li>Suggested Workarounds:</li> <li>If using V<sub>REF</sub>+ = AV<sub>DD</sub>, maintain V<sub>IN</sub> &lt; 15/16 * V<sub>REF</sub>+.</li> <li>Use V<sub>REF</sub>+ &lt; 15/16 * AV<sub>DD</sub>.</li> <li>Use the following input modes: Unbalanced differential with translation buffer (INMODE=10) or Single-Ended with translation buffer (INMODE=11).</li> </ol> |
| 4   | ADC linearity ADC linearity can exceed specification near mid-range in Single-Ended Input Mode | In Single-Ended Input Mode (INMODE=00), the ADC INL and DNL performance can exceed specification for codes near the mid-range, specifically from 800H to 930H (12-bit resolution), unless $AV_{DD} \ge 2.7V$ and $V_{REF} + \le AV_{DD} = 0.5V$ .                                                                                                                            |
|     |                                                                                                | <ol> <li>Suggested Workarounds:</li> <li>Use an alternate input mode such as Single-Ended Input Mode with translation buffering (INMODE=11).</li> <li>Operate the device with AV<sub>DD</sub> ≥ 2.7V and V<sub>REF</sub>+ ≤ AV<sub>DD</sub>-0.5V.</li> </ol>                                                                                                                 |
| 5   | DAC DNL can exceed specification                                                               | DAC DNL can exceed specification of <±1LSB at code 3840 by up to 0.5LSB.  Suggested Workarounds:  1. Use in applications that can accept <±1.5LSB DNL.  2. Employ an input range such that output codes >3839 (decimal) are not used.                                                                                                                                        |

UP013804-0416 Page 3 of 5



Table 2. Errata to F6482 Series Devices (Continued)

| No. | Summary                       | Detailed Description                                                                                                                                                                                                                                                                                                                 |
|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | VBIASEN does not enable VBIAS | Setting VBIASEN=1 in the CMPCTL Register does not enable VBIAS.                                                                                                                                                                                                                                                                      |
|     |                               | Suggested Workarounds:                                                                                                                                                                                                                                                                                                               |
|     |                               | VBIAS is enabled if any of the following are true:                                                                                                                                                                                                                                                                                   |
|     |                               | 1. A programmable reference is enabled by setting PREFEN=1 and clearing PREFSRC=0 in CMP0CTL1 or CMP1CTL1 registers.                                                                                                                                                                                                                 |
|     |                               | 2. An internal reference voltage is selected for the ADC.                                                                                                                                                                                                                                                                            |
|     |                               | 3. An internal reference voltage is selected for the DAC and the DAC is enabled.                                                                                                                                                                                                                                                     |
|     |                               | To output VBIAS on the VBIAS pin, select the corresponding GPIO alternate function and set VBIASEN in the CMPCTL Register.                                                                                                                                                                                                           |
| 7   |                               | Op Amp A PGA gain network error exceeds specification. The gain is selected using the GAIN field in the AMPACTL1 Register. The nominal gain at some GAIN settings differs from specification. In addition, the gain network tolerance at some GAIN settings differs from specification. Please refer to the below table for details. |

| GAIN | <b>Specified Gain</b> | <b>Actual Gain</b> |
|------|-----------------------|--------------------|
| 0000 | 1.5 ± 0.5%            | 1.49 ± 1.0%        |
| 0001 | 2±0.5%                | 2 ± 1.5%           |
| 0010 | 2.5 ± 0.5%            | 2.45 ± 1.0%        |
| 0011 | 3 ± 0.5%              | 3.05 ± 1.0%        |
| 0100 | 3.75 ± 0.5%           | 3.55 ± 1.0%        |
| 0101 | 4 ± 0.5%              | 4 ± 1.0%           |
| 0110 | 5 ± 0.5%              | 4.55 ± 1.5%        |
| 0111 | 6 ± 0.5%              | 4.9 ± 1.5%         |
| 1000 | 7.5 ± 0.5%            | 5.35 ± 1.5%        |
| 1001 | 8 ± 0.5%              | 5.8 ± 1.5%         |
| 1010 | 10 ± 0.5%             | 6.4 ± 2.5%         |
| 1011 | 12 ± 1.0%             | 7.1 ± 2.5%         |
| 1100 | 15 ± 1.0%             | 8 ± 2.5%           |
| 1101 | 20 ± 1.0%             | 16 ± 2.5%          |
| 1110 | 30 ± 1.0%             | 32 ± 3.5%          |
| 1111 | 60 ± 1.0%             | 64 ± 6.0%          |

UP013804-0416 Page 4 of 5



<u>\_</u>

**Warning:** DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.

## LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

### **Document Disclaimer**

©2016 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, and Z8 Encore! XP are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.

UP013804-0416 Page 5 of 5